

Second Edition

# Basic Digital Electronics

M. V. Subramanyam

Bhupesh Bhatia

# BASIC DIGITAL ELECTRONICS

# By

# M.V. SUBRAMANYAM

M.Tech., Ph.D.
Associate Professor and
I/C Head of the Department
of Electronics and Communication Engineering
R.G.M. College of Engineering and Technology
Nandyal, Kurnool Distt. (A.P.)

# BHUPESH BHATIA

Sr. Lecturer
B.E., M.Tech. (Electronics)
Guru Prem Sukh College of Engineering
New Delhi





(An Imprint of Laxmi Publications Pvt. Ltd.)
An ISO 9001:2008 Company

BENGALURU • CHENNAI • COCHIN • GUWAHATI • HYDERABAD

JALANDHAR • KOLKATA • LUCKNOW • MUMBAI • RANCHI • NEW DELHI

BOSTON (USA) • ACCRA (GHANA) • NAIROBI (KENYA)

### BASIC DIGITAL ELECTRONICS

Copyright © by Laxmi Publications Pvt. Ltd.

All rights reserved including those of translation into other languages. In accordance with the Copyright (Amendment) Act, 2012, no part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording or otherwise. Any such act or scanning, uploading, and or electronic sharing of any part of this book without the permission of the publisher constitutes unlawful piracy and theft of the copyright holder's intellectual property. If you would like to use material from the book (other than for review purposes), prior written permission must be obtained from the publishers.

Printed and bound in India

Typeset at: Kalyani Computer Services, New Delhi. First Edition: 2008, Reprint: 2015, Second Edition: 2017

ISBN: 978-81-318-0424-7

Limits of Liability/Disclaimer of Warranty: The publisher and the author make no representation or warranties with respect to the accuracy or completeness of the contents of this work and specifically disclaim all warranties. The advice, strategies, and activities contained herein may not be suitable for every situation. In performing activities adult supervision must be sought. Likewise, common sense and care are essential to the conduct of any and all activities, whether described in this book or otherwise. Neither the publisher nor the author shall be liable or assumes any responsibility for any injuries or damages arising herefrom. The fact that an organization or Website if referred to in this work as a citation and/or a potential source of further information does not mean that the author or the publisher endorses the information the organization or Website may provide or recommendations it may make. Further, readers must be aware that the Internet Websites listed in this work may have changed or disappeared between when this work was written and when it is read.

All trademarks, logos or any other mark such as Vibgyor, USP, Amanda, Golden Bells, Firewall Media, Mercury, Trinity, Laxmi appearing in this work are trademarks and intellectual property owned by or licensed to Laxmi Publications, its subsidiaries or affiliates. Notwithstanding this disclaimer, all other names and marks mentioned in this work are the trade names, trademarks or service marks of their respective owners.

00077730

PUBLISHED IN INDIA BY



(An Imprint of Laxmi Publications Pvt. Ltd.)

An ISO 9001:2008 Company 113, GOLDEN HOUSE, DARYAGANJ, NEW DELHI-110002, INDIA

Telephone : 91-11-4353 2500, 4353 2501 Fax : 91-11-2325 2572, 4353 2528

www.laxmipublications.com

info@laxmipublications.com

© Bengaluru 080-26 75 69 30 © Chennai 044-24 34 47 26 © Cochin 0484-237 70 04, 405 13 03 © Guwahati 0361-254 36 69, 251 38 81 040-27 55 53 83, 27 55 53 93 © Hyderabad © Jalandhar 0181-222 12 72 © Kolkata 033-22 27 43 84 © Lucknow 0522-220 99 16 022-24 91 54 15, 24 92 78 69 © Mumbai © Ranchi 0651-220 44 64

C- 11968/016/05

Printed at : Ajit Printers, Delhi.

# CONTENTS

| Chapters |                               |                               | Pages   |
|----------|-------------------------------|-------------------------------|---------|
|          | Physical Electricist. Table   |                               |         |
| 1. Nun   | nber Systems and Codes        | 1. Joes et Sues (205) Com     | 1-107   |
| 1.0      | Introduction                  | Canadal Famus                 | 1       |
| 1.1      | Review of Number Systems      |                               | 1       |
| 1.2      | Decimal Number System         | Salpe danced to be a december | 2       |
| 1.3      | Binary Number System          |                               | 3       |
| 1.4      | Octal Number System           |                               | 5       |
| 1.5      | Hexadecimal Number System     |                               | 6       |
| 1.6      | Other Number Systems          |                               | 7       |
| 1.7      | Number System Conversion      | Short Avenue Outstand         | 8       |
| 1.8      | Binary Arithmetic             |                               | 22      |
| 1.9      |                               |                               | 37      |
| 1.10     |                               |                               | 41      |
| 1.11     | Hexadecimal Arithmetic        | Logical Operators             | 44      |
| 1.12     | 2 Binary Codes                |                               | 46      |
| 1.13     | 3 5-Bit Codes                 |                               | 59      |
| 1.14     | 1 Codes with More Than 5-Bits |                               | 60      |
| 1.15     | 5 Alpha Numeric Codes         | Analysis of Circuits          | 61      |
| 1.16     | ID I I'm Codes                |                               | 65      |
| 1.17     |                               |                               | 79      |
| 1.18     | 8 Review Questions            | esine) largovinu              | 98      |
| 1.19     | 9 Short Answer Questions      |                               | 99      |
| 1.20     | -                             |                               | 106     |
| VIE 5.7  | 1 Alushuo                     | Cools Convenes                | 108-226 |
| 2. Boo   | olean Algebra                 | MSE and LSE Condu             | 848     |
| 2.1      | Introduction                  |                               | 108     |
| 2.2      | Boolean Postulates            |                               | 108     |
| 2.3      | Huntington Postulates         |                               | 109     |

|      | 2.4 Boolean Algebra Symbols                                 |                           | 110        |
|------|-------------------------------------------------------------|---------------------------|------------|
|      | Two Valued Four-Element Boolean 195                         | a                         | 111        |
|      | 2.5 Two-Valued Foots 2.6 Basic Theorems and Proofs          |                           | 112        |
|      | 2.7 Switching Algebra                                       |                           | 114        |
|      | 2.8 De Morgan's Theorems                                    |                           | 116        |
|      | 29 Duality Theorem                                          |                           | 117        |
|      | 2 10 Switching Functions                                    |                           | 118        |
|      | 211 Sum-of-Products (SOP) Form                              |                           | 121        |
|      | 2.12 Product-of Sums (POS) Form                             |                           | 121        |
|      | 2.13 Cannonical Forms                                       |                           | 121        |
|      | 2.14 Standard Forms                                         |                           | 131        |
|      | 2.15 Simplification of Boolean Expressions                  |                           | 132        |
|      | 2.16 Kamaugh Map Simplification                             |                           | 141        |
|      | 2.17 Quine-McCluskey or Tabulation Procedure                |                           | 170        |
|      | 2.18 Reduced-Dimension Map                                  |                           | 195        |
|      | 2.19 Solved Problems                                        |                           | 200        |
|      | 2.20 Review Questions                                       |                           | 215        |
|      | 2.21 Short Answer Questions                                 | magazino mangazino        | 217        |
|      |                                                             |                           |            |
| 3. I | Design of Combinational Circuits                            | Emiliarday and Bas are Br | 227-428    |
|      | 3.1 Logical Operators                                       | · Singeritario            |            |
|      | 3.2 Logic Gates                                             |                           | 227        |
|      | 3.3 Gates with Inverted Inputs                              |                           | 228        |
|      |                                                             |                           | 244        |
|      | - 35 Circuit Mont Boolean Expressions                       |                           | 248        |
|      | - July of Chould                                            |                           | 253        |
|      | - rampio imput Gates                                        |                           | 260        |
|      | output and Multi-Output Functions                           |                           | 262        |
|      | 3.8 Universal Gates                                         |                           | 264        |
|      | 3.9 Design of Combinational Circuits                        |                           | 269        |
|      | .10 Arithmetic Circuits                                     |                           |            |
|      | .11 Code Converters                                         |                           | 276        |
|      | .12 Magnitude Comparator                                    |                           | 307        |
|      | .13 MSI and LSI Circuits                                    |                           | 317        |
| 3.   | 14 Logic Implementation Using PLD's                         |                           | 323        |
| 3.   | 15 Disadvantages in Asynchronous Circuits 16 Solved Problem |                           | 357        |
| 3.   | 16 Solved Problems                                          |                           | 376        |
| 3.   | 17 Short Answer Questions                                   |                           | 381        |
| 3.   | 18 D                                                        |                           | 001        |
|      | 16 Review O                                                 |                           | 400        |
|      | 18 Review Questions                                         |                           | 420<br>427 |

| 4. Int | roduction to Sequential Circuits                     | 429–598                       |
|--------|------------------------------------------------------|-------------------------------|
| 4.1    | Introduction                                         | 429                           |
| 4.2    | Flip-Flops                                           | 431                           |
| 4.3    | Triggering of Flip-Flops                             | 444                           |
| 4.4    | Asynchronous or Direct Inputs                        | 450                           |
| 4.5    | Flip-Flop Conversions                                | 452                           |
| 4.6    | Flip-Flop Excitation Tables                          | 457                           |
| 4.7    | Applications of Flip-Flops                           | 459                           |
| 4.8    | Analysis of Synchronous Sequential Circuits          | 459                           |
| 4.9    | Design Procedure                                     | 472                           |
| 4.10   | ) Sequence Generator                                 | 487                           |
| 4.11   | Sequence Detector                                    | 493                           |
| 4.12   | 2 Counters                                           | 508                           |
| 4.13   | B Design of Divide-By-N Ripple Counter               | . 514                         |
| 4.14   | Synchronous Counters                                 | 527                           |
| 4.15   | 5 Shift Counters (or) Shift Register Counters        | 543                           |
| 4.16   | Presettable Counters                                 | 549                           |
| 4.17   | Counter Applications                                 | 550                           |
| 4.18   |                                                      | 554                           |
| 4.19   | Shift Registers                                      | 558                           |
| 4.20   | Solved Problems                                      | 565                           |
| 4.21   | Review Questions                                     | 591                           |
| 4.22   | Short Answer Questions                               | 595                           |
| 5. Log | gic Families                                         | 599–621                       |
| J. Log | ne Families                                          | 555-021                       |
| 5.1    | Introduction                                         | 599                           |
| 5.2    | AND Gate                                             | 599                           |
| 5.3    | NOT Gate                                             | 600                           |
| 5.4    | OR Gate                                              | achonist musikmostose . 5 600 |
| 5.5    | Logic Families                                       | 601                           |
| 5.6    | Characteristics of Digital ICs                       | 602                           |
| 5.7    | Resistor-Transistor Logic (RTL)                      | 604                           |
| 5.8    | Direct Coupled Transistor Logic (DCTL)               | 605                           |
| 5.9    | Integrated Injection Logic (IIL or I <sup>2</sup> L) | 605                           |
| 5.10   | Diode-Transistor Logic (DTL)                         | 606                           |
| 5.11   | High-Threshold Logic (HTL)                           | 607                           |
| 5.12   | Transistor-Transistor Logic (TTL)                    | 607                           |
| 5.13   | TTL Inverter                                         | 609                           |
| 5.14   | Open Collector TTL Gates                             | 611                           |

|    | 5.15  | TRI-State TTL Gates                                             |                                         | 612        |
|----|-------|-----------------------------------------------------------------|-----------------------------------------|------------|
|    | 5.16  | TRI-State TTL Gates Schottky Transistor-Transistor Logic (STTL) |                                         | 613        |
|    |       | MOS Logic                                                       |                                         | 615        |
|    |       | MOS Inverter                                                    |                                         | 616        |
|    |       | MOS NOR Gate                                                    |                                         | 616        |
|    | 5.20  | NOC NAND Gate                                                   |                                         | 617        |
|    | 5.21  | Complementary MOS (CMOS) Logic                                  |                                         | 618        |
|    | 5.22  | CMOS Inverter                                                   |                                         | 618        |
|    | 5.23  | CMOS NAND Gate                                                  |                                         | 618        |
|    | 5.24  | Comparison of Logic Families                                    |                                         | 620        |
|    |       | Review Questions                                                |                                         | 621        |
|    | 5.25  | Versen franch                                                   |                                         |            |
| 6. | Conv  | verters                                                         | telesteQ eags.                          | 622-635    |
| _  |       |                                                                 |                                         | 622        |
|    | 6.1   | Introduction Digital-to-Analog Converters                       |                                         | 622        |
|    | 6.2   | Digital-to-Analog Converter                                     |                                         | 629        |
|    | 6.3   | Analog to Digital Converter                                     |                                         | 635        |
|    | 6.4   | Review Questions                                                |                                         |            |
| 7. | 555   | l'imers                                                         | Company's State of                      | 636-649    |
|    | 7.1   | Introduction                                                    |                                         | 636        |
|    | 7.2   | Regenerative Comparator                                         |                                         | 641        |
|    |       | 555 Timer                                                       |                                         | 643        |
|    | 7.4   | Some Applications of 555 IC                                     |                                         | 645        |
|    | 7.5   | Review Questions                                                |                                         | 648        |
|    |       |                                                                 | COLUMN 3 31                             | 650-682    |
| 8. | Digit | tal Memories                                                    | AND | Aut III    |
|    | 8.1   | Digital Memories                                                | Sinst thin                              | 650        |
|    | 8.2   | Memory Parameters                                               |                                         | 650        |
|    | 8.3   | Semiconductor Memories                                          |                                         | 653        |
|    | 8.4   | Read Only Memories                                              |                                         | 653<br>659 |
|    | 8.5   | Applications of ROMs                                            |                                         | 664        |
|    | 8.6   | Random Access Memory (RAM)                                      |                                         | 668        |
|    | 8.7   | RAM ICs                                                         |                                         | 672        |
|    | 8.8   | Magnetic Memories                                               |                                         | 680        |
|    | 8.9   | Magnetic Bubble Memories                                        |                                         | 680        |
|    | 8.10  | Charge Couples Devices (CCDs)                                   | LITH) sport Darkson Triod I             | 681        |
|    | 011   | Compact Disk Read Only Memory (CDROM                            | 1                                       | 001        |
|    | 8.11  | Compact Disk Read Only Memory (CDITO)                           | I aga Lucyamui agus sail k              | 681        |

# BASIC DIGITAL ELECTRONICS

Second Edition

# **ABOUT THE BOOK**

The textbook has been designed for the undergraduate students of Electrical and Electronics, Electronics and Communication, Computer Science, Electronics and Instrumentation, Information Technology and Electronics and Control Engineering. This book provides an accessible and practical treatment to many combinational and sequential circuits. Each topic has been discussed in sufficient depth to expose the fundamental principles, concepts, techniques which are necessary to understand the subject thoroughly.

# Salient Features of the Book

- Numerous worked-out examples highlight the need for intelligent approximation to achieve more accuracy in lesser time.
- Short answer questions at the end of each chapter help in easy understanding of the subject.
- Large number of review questions and unsolved problems to develop a clear understanding of basic principles.
- Previous GATE paper solutions are the unique feature of this book.

## **ABOUT THE AUTHORS**

M. V. Subramanyam, M.Tech., Ph.D. is an Associate Professor and Head of the Department of Electronics and Communication Engineering at R.G.M. College of Engineering and Technology (Accredited by NBA, New Delhi), Nandyal, Kurnool Distt., A.P. He has over 13 years of teaching experience and has published two papers in International Conferences and two papers in National Conferences. He is a member of IEEE and Life Member of ISTE.

**Bhupesh Bhatia,** B.E., M.Tech. (Electronics) is presently working as a Senior Lecturer in E.C. Department at Guru Prem Sukh College of Engineering, New Delhi. He has written number of Engineering books in Electronics field.

1. 3250



An ISO 9001:2008 Company

